











SNVS209F - NOVEMBER 2002 - REVISED DECEMBER 2014

LM2733

# LM2733 0.6 and 1.6-MHz Boost Converters With 40-V Internal FET Switch in SOT-23

#### **Features**

- 40-V DMOS FET Switch
- 1.6 MHz ("X"), 0.6 MHz ("Y") Switching Frequency
- Low R<sub>DS</sub>(ON) DMOS FET
- Switch Current up to 1A
- Wide Input Voltage Range (2.7 V 14 V)
- Low Shutdown Current (< 1 µA)
- 5-Lead SOT-23 Package
- Uses Tiny Capacitors and Inductors
- Cycle-by-Cycle Current Limiting
- Internally Compensated

## **Applications**

- White LED Current Source
- PDA's and Palm-Top Computers
- **Digital Cameras**
- Portable Phones and Games
- Local Boost Regulator

## **Typical Application Circuit**



## 3 Description

The LM2733 switching regulators are current-mode boost converters operating fixed frequency of 1.6 MHz ("X" option) and 600 kHz ("Y" option).

The use of SOT-23 package, made possible by the minimal power loss of the internal 1-A switch, and use of small inductors and capacitors result in the industry's highest power density. The 40-V internal switch makes these solutions perfect for boosting to voltages of 16 V or greater.

These parts have a logic-level shutdown pin that can be used to reduce quiescent current and extend battery life.

Protection is provided through cycle-by-cycle current limiting and thermal shutdown. Internal compensation simplifies design and reduces component count.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| LM2733      | SOT-23 (5) | 2.90 mm x 1.60 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Efficiency vs. Load Current





| Table of Contents | T | abl | le | of | <b>Contents</b> |
|-------------------|---|-----|----|----|-----------------|
|-------------------|---|-----|----|----|-----------------|

| 1 | Features 1                                                                |    | 7.3 Feature Description                          | 10               |
|---|---------------------------------------------------------------------------|----|--------------------------------------------------|------------------|
| 2 | Applications 1                                                            |    | 7.4 Device Functional Modes                      | <mark>1</mark> 1 |
| 3 | Description 1                                                             | 8  | Application and Implementation                   | 12               |
| 4 | Revision History2                                                         |    | 8.1 Application Information                      | 12               |
| 5 | Pin Configuration and Functions                                           |    | 8.2 Typical Application                          | 12               |
| 6 | Specifications                                                            | 9  | Power Supply Recommendations                     | 18               |
| • | 6.1 Absolute Maximum Ratings                                              | 10 | Layout                                           | 18               |
|   | 6.2 ESD Ratings                                                           |    | 10.1 Layout Guidelines                           | 18               |
|   | 6.3 Recommended Operating Conditions                                      |    | 10.2 Layout Example                              | 18               |
|   | 6.4 Thermal Information                                                   | 11 | Device and Documentation Support                 | 19               |
|   | 6.5 Electrical Characteristics                                            |    | 11.1 Trademarks                                  |                  |
|   | 6.6 Typical Characteristics                                               |    | 11.2 Electrostatic Discharge Caution             | 19               |
| 7 | Detailed Description                                                      |    | 11.3 Glossary                                    | 19               |
| • | 7.1 Overview         10           7.2 Functional Block Diagram         10 | 12 | Mechanical, Packaging, and Orderable Information | 19               |
|   |                                                                           |    |                                                  |                  |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision E (April 2013) to Revision F

**Page** 

Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section ......1

#### Changes from Revision D (April 2013) to Revision E

**Page** 



## 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN      |                      | 1/0 | DESCRIPTION                                                                     |  |  |  |  |  |
|----------|----------------------|-----|---------------------------------------------------------------------------------|--|--|--|--|--|
| NAME     | NO.                  | 1/0 | DESCRIPTION                                                                     |  |  |  |  |  |
| SW       | 1                    | 0   | Drain of the internal FET switch.                                               |  |  |  |  |  |
| GND      | 2                    | GND | Analog and power ground.                                                        |  |  |  |  |  |
| FB       | 3                    | I   | Feedback point that connects to external resistive divider.                     |  |  |  |  |  |
| SHDN     | SHDN 4 I Shutdown co |     | Shutdown control input. Connect to V <sub>IN</sub> if this feature is not used. |  |  |  |  |  |
| $V_{IN}$ | 5                    | I   | Analog and power input.                                                         |  |  |  |  |  |

## 6 Specifications

# 6.1 Absolute Maximum Ratings(1)(2)

|                         |                     | MIN       | MAX  | UNIT |
|-------------------------|---------------------|-----------|------|------|
| Input Supply Voltage (V | (IN)                | -0.4      | 14.5 | V    |
| FB Pin Voltage          |                     | -0.4      | 6    | V    |
| SW Pin Voltage          | -0.4                | 40        | V    |      |
| SHDN Pin Voltage        | -0.4                | VIN + 0.3 | V    |      |
| Power Dissipation (3)   | Internally Limited  |           |      |      |
| Lead Temp. (Soldering   |                     | 300       | °C   |      |
| T <sub>stg</sub>        | Storage temperature | -65       | 150  | °C   |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of the limits set forth under the operating ratings which specify the intended range of operating conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.
- (3) The maximum power dissipation which can be safely dissipated for any application is a function of the maximum junction temperature,  $T_J(MAX) = 125^{\circ}C$ , the junction-to-ambient thermal resistance for the SOT-23 package,  $\theta_{J-A} = 265^{\circ}C/W$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any ambient temperature for designs using this device can be calculated using the  $P_J(MAX) = \frac{T_J(MAX) T_A}{\theta_{J-A}} = \frac{125 T_A}{265}$  If power dissipation exceeds the maximum specified above, the internal thermal protection circuitry will protect the device by reducing the output voltage as required to maintain a safe junction temperature.

#### 6.2 ESD Ratings

|                    |                                            |                                                                             | VALUE | UNIT |
|--------------------|--------------------------------------------|-----------------------------------------------------------------------------|-------|------|
| \/                 | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> |       |      |
| V <sub>(ESD)</sub> |                                            | Machine model                                                               | ±200  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Product Folder Links: LM2733



## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                            | MIN | MAX  | UNIT |
|----------------------------|-----|------|------|
| Input Supply Voltage (VIN) | 2.7 | 14.0 | V    |
| SHDN Pin Voltage           | 0   | VIN  | V    |
| Junction Temperature Range | -40 | 125  | °C   |

#### 6.4 Thermal Information

|                      |                                              | LM2733 |       |
|----------------------|----------------------------------------------|--------|-------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DBV    | UNIT  |
|                      |                                              | 5 PINS |       |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 210    |       |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 122    |       |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 38.4   | °C/M/ |
| ΨЈТ                  | Junction-to-top characterization parameter   | 12.8   | °C/W  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 37.5   |       |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a    |       |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise specified:  $V_{IN}$  = 5 V,  $V_{SHDN}$  = 5 V,  $I_L$  = 0A,  $T_J$  = 25°C.

|                                          | PARAMETER                      | TEST CONDITIONS                                                                                      | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| V <sub>IN</sub>                          | Input Voltage                  | -40°C ≤ T <sub>J</sub> ≤ +125°C                                                                      | 2.7                |                    | 14                 | V    |
| I <sub>SW</sub>                          | Switch Current Limit           | See <sup>(3)</sup>                                                                                   | 1.0                | 1.5                |                    | Α    |
| R <sub>DS</sub> (ON)                     | Switch ON Resistance           | I <sub>SW</sub> = 100 mA                                                                             |                    | 500                | 650                | mΩ   |
| SHDN <sub>TH</sub>                       | Shutdown Threshold             | Device ON, −40°C ≤ T <sub>J</sub> ≤ +125°C                                                           | 1.5                |                    |                    |      |
| ONDINITAL CITALOGUI TITOCONO             |                                | Device OFF, −40°C ≤ T <sub>J</sub> ≤ +125°C                                                          |                    | 0.50               |                    |      |
| I <sub>SHDN</sub>                        | Shutdown Pin Bias Current      | V <sub>SHDN</sub> = 0                                                                                |                    | 0                  |                    |      |
|                                          |                                | V <sub>SHDN</sub> = 5 V                                                                              |                    | 0                  |                    | μΑ   |
|                                          |                                | V <sub>SHDN</sub> = 5 V, −40°C ≤ T <sub>J</sub> ≤<br>+125°C                                          |                    |                    | 2                  | μ, τ |
| $V_{FB}$                                 | Feedback Pin Reference Voltage | V <sub>IN</sub> = 3 V                                                                                |                    | 1.230              |                    | V    |
|                                          |                                | $V_{IN} = 3 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le +125^{\circ}\text{C}$                       | 1.205              |                    | V                  |      |
| I <sub>FB</sub>                          | Feedback Pin Bias Current      | V <sub>FB</sub> = 1.23 V                                                                             |                    | 60                 |                    | nA   |
| $I_Q$                                    | Quiescent Current              | V <sub>SHDN</sub> = 5 V, Switching "X"                                                               |                    | 2.1                |                    |      |
|                                          |                                | $V_{SHDN} = 5 \text{ V, Switching "X",}$<br>-40°C \le T <sub>J</sub> \le +125°C                      |                    | 1.1                |                    | mA   |
|                                          |                                | V <sub>SHDN</sub> = 5 V, Switching "Y"                                                               |                    |                    |                    |      |
|                                          |                                | $V_{SHDN} = 5 \text{ V, Switching "Y",}$<br>-40°C \le T <sub>J</sub> \le +125°C                      |                    | 2                  |                    |      |
|                                          |                                | V <sub>SHDN</sub> = 5 V, Not Switching                                                               | 400                |                    |                    |      |
|                                          |                                | $V_{SHDN} = 5 \text{ V, Not Switching,} $ $-40^{\circ}\text{C} \leq T_{J} \leq +125^{\circ}\text{C}$ |                    | μΑ                 |                    |      |
|                                          |                                | V <sub>SHDN</sub> = 0                                                                                |                    | 0.024              | 1                  |      |
| $\Delta V_{FB} \overline{\Delta V_{IN}}$ | FB Voltage Line Regulation     | 2.7 V ≤ V <sub>IN</sub> ≤ 14 V                                                                       |                    | 0.02               |                    | %/V  |

<sup>(1)</sup> Limits are specified by testing, statistical correlation, or design.

Submit Documentation Feedback

Copyright © 2002–2014, Texas Instruments Incorporated

<sup>(2)</sup> Typical values are derived from the mean value of a large quantity of samples tested during characterization and represent the most likely expected value of the parameter at room temperature.

<sup>(3)</sup> Switch current limit is dependent on duty cycle (see Typical Performance Characteristics). Limits shown are for duty cycles ≤ 50%.



# **Electrical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5 \text{ V}$ ,  $V_{SHDN} = 5 \text{ V}$ ,  $I_L = 0 \text{A}$ ,  $T_J = 25 ^{\circ} \text{C}$ .

|                 | PARAMETER           | TEST CONDITIONS                             | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT   |
|-----------------|---------------------|---------------------------------------------|--------------------|--------------------|--------------------|--------|
| F <sub>SW</sub> | Switching Frequency | "X" Option                                  |                    | 1.6                |                    |        |
|                 |                     | "X" Option, −40°C ≤ T <sub>J</sub> ≤ +125°C | 1.15               |                    | 1.85               | MHz    |
|                 |                     | "Y" Option                                  |                    | 0.60               |                    | IVIITZ |
|                 |                     | "Y" Option, −40°C ≤ T <sub>J</sub> ≤ +125°C | 0.40               |                    | 0.8                |        |
| $D_{MAX}$       | Maximum Duty Cycle  | "X" Option                                  |                    | 93%                |                    |        |
|                 |                     | "X" Option, −40°C ≤ T <sub>J</sub> ≤ +125°C | 87%                |                    |                    |        |
|                 |                     | "Y" Option                                  |                    | 96%                |                    |        |
|                 |                     | "Y" Option, −40°C ≤ T <sub>J</sub> ≤ +125°C | 93%                |                    |                    |        |
| IL              | Switch Leakage      | Not Switching V <sub>SW</sub> = 5 V         |                    |                    | 1                  | μΑ     |

Product Folder Links: LM2733

# TEXAS INSTRUMENTS

## 6.6 Typical Characteristics

Unless otherwise specified:  $V_{IN} = 5 \text{ V}$ ,  $\overline{\text{SHDN}}$  pin is tied to  $V_{IN}$ .



Figure 1. Iq  $V_{\text{IN}}$  (Active) vs Temperature - "X"



Figure 2. Iq V<sub>IN</sub> (Active) vs Temperature - "Y"



Figure 3. Oscillator Frequency vs Temperature - "X"



Figure 4. Oscillator Frequency vs Temperature - "Y"



Figure 5. Max. Duty Cycle vs Temperature - "X"



Figure 6. Max. Duty Cycle vs Temperature - "Y"

Submit Documentation Feedback



## **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5 \text{ V}$ ,  $\overline{\text{SHDN}}$  pin is tied to  $V_{IN}$ .





Figure 7. Feedback Voltage vs Temperature







Figure 9. Current Limit vs Temperature

Figure 10.  $R_{DS(ON)}$  vs  $V_{IN}$ 





Figure 11. Efficiency vs Load Current (V<sub>OUT</sub> = 12 V) - "X"

Figure 12. Efficiency vs Load Current ( $V_{OUT} = 15 V$ ) - "X"

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5 \text{ V}$ ,  $\overline{\text{SHDN}}$  pin is tied to  $V_{IN}$ .



Figure 13. Efficiency vs Load Current (V<sub>OUT</sub> = 20 V) - "X"



Figure 14. Efficiency vs Load Current (V<sub>OUT</sub> = 25 V) - "X"



Figure 15. Efficiency vs Load Current (V<sub>OUT</sub> = 30 V) - "X"



Figure 16. Efficiency vs Load Current (V<sub>OUT</sub> = 35 V) - "X"



Figure 17. Efficiency vs Load Current (V<sub>OUT</sub> = 40 V) - "X"



Figure 18. Efficiency vs Load ( $V_{OUT} = 15 V$ ) - "Y"



## **Typical Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 5 \text{ V}$ ,  $\overline{\text{SHDN}}$  pin is tied to  $V_{IN}$ .



Figure 19. Efficiency vs Load (V<sub>OUT</sub> = 20 V) - "Y"



Figure 20. Efficiency vs Load (V<sub>OUT</sub> = 25 V) - "Y"



Figure 21. Efficiency vs Load (V<sub>OUT</sub> = 30 V) - "Y"



Figure 22. Efficiency vs Load (V<sub>OUT</sub> = 35 V) - "Y"



Figure 23. Efficiency vs Load (V<sub>OUT</sub> = 40 V) - "Y"



## 7 Detailed Description

#### 7.1 Overview

The LM2733 device is a switching converter IC that operates at a fixed frequency (0.6 or 1.6 MHz) using current-mode control for fast transient response over a wide input voltage range and incorporate pulse-by-pulse current limiting protection. Because this is current mode control, a 50 m $\Omega$  sense resistor in series with the switch FET is used to provide a voltage (which is proportional to the FET current) to both the input of the pulse width modulation (PWM) comparator and the current limit amplifier.

At the beginning of each cycle, the S-R latch turns on the FET. As the current through the FET increases, a voltage (proportional to this current) is summed with the ramp coming from the ramp generator and then fed into the input of the PWM comparator. When this voltage exceeds the voltage on the other input (coming from the Gm amplifier), the latch resets and turns the FET off. Since the signal coming from the Gm amplifier is derived from the feedback (which samples the voltage at the output), the action of the PWM comparator constantly sets the correct peak current through the FET to keep the output volatge in regulation.

Q1 and Q2 along with R3 - R6 form a bandgap voltage reference used by the IC to hold the output in regulation. The currents flowing through Q1 and Q2 will be equal, and the feedback loop will adjust the regulated output to maintain this. Because of this, the regulated output is always maintained at a voltage level equal to the voltage at the FB node "multiplied up" by the ratio of the output resistive divider.

The current limit comparator feeds directly into the flip-flop, that drives the switch FET. If the FET current reaches the limit threshold, the FET is turned off and the cycle terminated until the next clock pulse. The current limit input terminates the pulse regardless of the status of the output of the PWM comparator.

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Switching Frequency

The LM2733 device is provided with two switching frequencies: the "X" version is typically 1.6 MHz, while the "Y" version is typically 600 kHz. The best frequency for a specific application must be determined based on the tradeoffs involved. See *Switching Frequency* in the *Detailed Design Procedure* section.

0 Submit Documentation Feedback



#### 7.4 Device Functional Modes

## 7.4.1 Shutdown Pin Operation

The device is turned off by pulling the shutdown pin low. If this function is not going to be used, the pin should be tied directly to  $V_{IN}$ . If the SHDN function will be needed, a pull-up resistor must be used to  $V_{IN}$  (approximately 50k-100k $\Omega$  recommended). The SHDN pin must not be left unterminated.

Copyright © 2002–2014, Texas Instruments Incorporated



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM2733 device is a high frequency switching boost regulator that offers small size and high power conversion efficiency. The "X" version of the part operates at 1.6 MHz switching frequency and the "Y" version at 600 kHz.

The LM2733 device targets applications with high output voltages and uses a high voltage FET allowing switch currents up to 1 A. The LM2731 device is similar to the LM2733 device but has a lower voltage FET allowing switch currents up to 1.8 A.

### 8.2 Typical Application



Figure 24. Basic Application Circuit

#### 8.2.1 Design Requirements

**Table 1. Circuit Configurations** 

| Commonant | LM2733-X                    | LM2733-X                    | LM2733-Y                   |  |  |
|-----------|-----------------------------|-----------------------------|----------------------------|--|--|
| Component | Low Voltage 5-12V 330mA typ | High Voltage 20V 170mA typ. | High Voltage 30V 110mA typ |  |  |
| R1        | 117K                        | 205K                        | 309K                       |  |  |
| R2        | 13.3K                       | 13.3K                       | 13.3K                      |  |  |
| Cf        | 220pF                       | 120pF                       | 82pF                       |  |  |
| D1        | MBR0520                     | MBR0530                     | MBR0540                    |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Selecting the External Capacitors

The best capacitors for use with the LM2733 device are multi-layer ceramic capacitors. They have the lowest ESR (equivalent series resistance) and highest resonance frequency which makes them optimum for use with high frequency switching converters.

When selecting a ceramic capacitor, only X5R and X7R dielectric types should be used. Other types such as Z5U and Y5F have such severe loss of capacitance due to effects of temperature variation and applied voltage, they may provide as little as 20% of rated capacitance in many typical applications. Always consult capacitor manufacturer's data curves before selecting a capacitor. High-quality ceramic capacitors can be obtained from Taiyo-Yuden, AVX, and Murata.

Product Folder Links: LM2733



#### 8.2.2.2 Selecting the Output Capacitor

A single ceramic capacitor of value 4.7  $\mu$ F to 10  $\mu$ F will provide sufficient output capacitance for most applications. For output voltages below 10V, a 10  $\mu$ F capacitance is required. If larger amounts of capacitance are desired for improved line support and transient response, tantalum capacitors can be used in parallel with the ceramics. Aluminum electrolytics with ultra low ESR such as Sanyo Oscon can be used, but are usually prohibitively expensive. Typical AI electrolytic capacitors are not suitable for switching frequencies above 500 kHz due to significant ringing and temperature rise due to self-heating from ripple current. An output capacitor with excessive ESR can also reduce phase margin and cause instability.

#### 8.2.2.3 Selecting the Input Capacitor

An input capacitor is required to serve as an energy reservoir for the current which must flow into the coil each time the switch turns ON. This capacitor must have extremely low ESR, so ceramic is the best choice. We recommend a nominal value of  $2.2~\mu\text{F}$ , but larger values can be used. Since this capacitor reduces the amount of voltage ripple seen at the input pin, it also reduces the amount of EMI passed back along that line to other circuitry.

#### 8.2.2.4 Feed-Forward Compensation

Although internally compensated, the feed-forward capacitor Cf is required for stability (see Figure 24). Adding this capacitor puts a zero in the loop response of the converter. Without it, the regulator loop can oscillate. The recommended frequency for the zero fz should be approximately 8 kHz. Cf can be calculated using the formula:

$$Cf = 1 / (2 X \pi X R1 X fz)$$
 (1)

#### 8.2.2.5 Selecting Diodes

The external diode used in the typical application should be a Schottky diode. If the switch voltage is less than 15 V, a 20 V diode such as the MBR0520 is recommended. If the switch voltage is between 15 V and 25 V, a 30-V diode such as the MBR0530 is recommended. If the switch voltage exceeds 25 V, a 40-V diode such as the MBR0540 should be used.

The MBR05XX series of diodes are designed to handle a maximum average current of 0.5 A. For applications exceeding 0.5 A average but less than 1 A, a Microsemi UPS5817 can be used.

#### 8.2.2.6 Setting the Output Voltage

The output voltage is set using the external resistors R1 and R2 (see Figure 24). A value of approximately 13.3  $k\Omega$  is recommended for R2 to establish a divider current of approximately 92  $\mu$ A. R1 is calculated using the formula:

$$R1 = R2 \times (V_{OLT}/1.23 - 1) \tag{2}$$

#### 8.2.2.7 Switching Frequency

The device options provide for two fixed frequency operating conditions 1.6 MHz, and 600 kHz. Chose the operating frequency required noting the following trade-offs:

Higher switching frequency means the inductors and capacitors can be made smaller and cheaper for a given output voltage and current. The down side is that efficiency is slightly lower because the fixed switching losses occur more frequently and become a larger percentage of total power loss. EMI is typically worse at higher switching frequencies because more EMI energy will be seen in the higher frequency spectrum where most circuits are more sensitive to such interference.

#### 8.2.2.8 Duty Cycle

The maximum duty cycle of the switching regulator determines the maximum boost ratio of output-to-input voltage that the converter can attain in continuous mode of operation. The duty cycle for a given boost application is defined as:

Duty Cycle = 
$$\frac{V_{OUT} + V_{DIODE} - V_{IN}}{V_{OUT} + V_{DIODE} - V_{SW}}$$
(3)

This applies for continuous mode operation.

Submit Documentation Feedback



The equation shown for calculating duty cycle incorporates terms for the FET switch voltage and diode forward voltage. The actual duty cycle measured in operation will also be affected slightly by other power losses in the circuit such as wire losses in the inductor, switching losses, and capacitor ripple current losses from self-heating. Therefore, the actual (effective) duty cycle measured may be slightly higher than calculated to compensate for these power losses. A good approximation for effective duty cycle is:

DC (eff) = 
$$(1 - \text{Efficiency } \times (V_{IN}/V_{OLT}))$$
 (4)

Where the efficiency can be approximated from the curves provided.

#### 8.2.2.9 Inductance Value

The first question we are usually asked is: "How small can I make the inductor?" (because they are the largest sized component and usually the most costly). The answer is not simple and involves tradeoffs in performance. Larger inductors mean less inductor ripple current, which typically means less output voltage ripple (for a given size of output capacitor). Larger inductors also mean more load power can be delivered because the energy stored during each switching cycle is:

$$E = L/2 \times (Ip)^2 \tag{5}$$

Where "lp" is the peak inductor current. An important point to observe is that the LM2733 device will limit its switch current based on peak current. This means that since lp (maximum) is fixed, increasing L will increase the maximum amount of power available to the load. Conversely, using too little inductance may limit the amount of load current which can be drawn from the output.

Best performance is usually obtained when the converter is operated in "continuous" mode at the load current range of interest, typically giving better load regulation and less output ripple. Continuous operation is defined as not allowing the inductor current to drop to zero during the cycle. It should be noted that all boost converters shift over to discontinuous operation as the output load is reduced far enough, but a larger inductor stays "continuous" over a wider load current range.

To better understand these tradeoffs, a typical application circuit (5V to 12V boost with a 10  $\mu$ H inductor) will be analyzed. We will assume:

$$V_{IN} = 5 \text{ V}, V_{OUT} = 12 \text{ V}, V_{DIODE} = 0.5 \text{ V}, V_{SW} = 0.5 \text{ V}$$

Since the frequency is 1.6 MHz (nominal), the period is approximately 0.625  $\mu$ s. The duty cycle will be 62.5%, which means the ON time of the switch is 0.390  $\mu$ s. It should be noted that when the switch is ON, the voltage across the inductor is approximately 4.5 V.

Using the equation:

$$V = L (di/dt)$$
 (6)

We can then calculate the di/dt rate of the inductor which is found to be 0.45 A/µs during the ON time. Using these facts, we can then show what the inductor current will look like during operation:



Figure 25. 10-μH Inductor Current, 5-V – 12-V Boost (LM2733X)

During the 0.390 µs ON time, the inductor current ramps up 0.176 A and ramps down an equal amount during the OFF time. This is defined as the inductor "ripple current". It can also be seen that if the load current drops to about 33 mA, the inductor current will begin touching the zero axis which means it will be in discontinuous mode. A similar analysis can be performed on any boost converter, to make sure the ripple current is reasonable and continuous operation will be maintained at the typical load current values.

Product Folder Links: LM2733

Submit Documentation Feedback



#### 8.2.2.10 Maximum Switch Current

The maximum FET swtch current available before the current limiter cuts in is dependent on duty cycle of the application. This is illustrated in the graphs below which show both the typical and specified values of switch current for both the "X" and "Y" versions as a function of effective (actual) duty cycle:



#### 8.2.2.11 Calculating Load Current

As shown in the figure which depicts inductor current, the load current is related to the average inductor current by the relation:

$$I_{LOAD} = I_{IND}(AVG) \times (1 - DC) \tag{7}$$

Where "DC" is the duty cycle of the application. The switch current can be found by:

$$I_{SW} = I_{IND}(AVG) + \frac{1}{2}(I_{RIPPLE})$$
(8)

Inductor ripple current is dependent on inductance, duty cycle, input voltage and frequency:

$$I_{RIPPLE} = DC \times (V_{IN} - V_{SW}) / (f \times L)$$
(9)

combining all terms, we can develop an expression which allows the maximum available load current to be calculated:

$$I_{LOAD}(max) = (1 - DC) \times (I_{SW}(max) - \frac{DC (V_{IN} - V_{SW}))}{2fL}$$
(10)

The equation shown to calculate maximum load current takes into account the losses in the inductor or turn-OFF switching losses of the FET and diode. For actual load current in typical applications, we took bench data for various input and output voltages for both the "X" and "Y" versions of the LM2733 device and displayed the maximum load current available for a typical device in graph form:



Product Folder Links: LM2733

orated Submit Documentation Feedback



## 8.2.2.12 Design Parameters V<sub>SW</sub> and I<sub>SW</sub>

The value of the FET "ON" voltage (referred to as  $V_{SW}$  in the equations) is dependent on load current. A good approximation can be obtained by multiplying the "ON Resistance" of the FET times the average inductor current.

FET on resistance increases at  $V_{IN}$  values below 5 V, since the internal N-FET has less gate voltage in this input voltage range (see *Typical Characteristics*). Above  $V_{IN} = 5$  V, the FET gate voltage is internally clamped to 5 V.

The maximum peak switch current the device can deliver is dependent on duty cycle. The minimum value is specified to be > 1 A at duty cycle below 50%. For higher duty cycles, see *Typical Characteristics*.

#### 8.2.2.13 Thermal Considerations

At higher duty cycles, the increased ON time of the FET means the maximum output current will be determined by power dissipation within the LM2733 FET switch. The switch power dissipation from ON-state conduction is calculated by:

$$P_{(SW)} = DC \times I_{IND}(AVE)^2 \times R_{DS}ON$$
(11)

There will be some switching losses as well, so some derating needs to be applied when calculating IC power dissipation.

#### 8.2.2.14 Minimum Inductance

In some applications where the maximum load current is relatively small, it may be advantageous to use the smallest possible inductance value for cost and size savings. The converter will operate in discontinuous mode in such a case.

The minimum inductance should be selected such that the inductor (switch) current peak on each cycle does not reach the 1-A current limit maximum. To understand how to do this, an example will be presented.

In the example, the LM2733X will be used (nominal switching frequency 1.6 MHz, minimum switching frequency 1.15 MHz). This means the maximum cycle period is the reciprocal of the minimum frequency:

$$T_{ON(max)} = 1/1.15M = 0.870 \,\mu s$$
 (12)

We will assume the input voltage is 5 V,  $V_{OUT} = 12 \text{ V}$ ,  $V_{SW} = 0.2 \text{ V}$ ,  $V_{DIODE} = 0.3 \text{ V}$ . The duty cycle is:

Duty Cycle = 60.3%

Therefore, the maximum switch ON time is 0.524 µs. An inductor should be selected with enough inductance to prevent the switch current from reaching 1A in the 0.524 µs ON time interval (see below):



Figure 30. Discontinuous Design, 5V-12V Boost (LM2733X)

The voltage across the inductor during ON time is 4.8V. Minimum inductance value is found by:

$$V = L \times dI/dt, L = V \times (dt/dI) = 4.8 (0.524\mu/1) = 2.5 \mu H$$
 (13)

In this case, a  $2.7~\mu H$  inductor could be used assuming it provided at least that much inductance up to the 1A current value. This same analysis can be used to find the minimum inductance for any boost application. Using the slower switching "Y" version requires a higher amount of minimum inductance because of the longer switching period.

#### 8.2.2.15 Inductor Suppliers

Some of the recommended suppliers of inductors for this product include, but not limited to are Sumida, Coilcraft, Panasonic, TDK and Murata. When selecting an inductor, make certain that the continuous current rating is high enough to avoid saturation at peak currents. A suitable core type must be used to minimize core (switching) losses, and wire power losses must be considered when selecting the current rating.

Product Folder Links: LM2733



## 8.2.3 Application Curves





## 9 Power Supply Recommendations

The device input voltage range is 2.7 V to 14 V.

The voltage on the shutdown pin should not exceed the voltage on the VIN pin. For applications that do not require a shutdown function the shutdown pin may be connected to the VIN pin. In this case a  $47-K\Omega$  resistor is recommended to be connected between these pins.

## 10 Layout

#### 10.1 Layout Guidelines

High frequency switching regulators require very careful layout of components in order to get stable operation and low noise. All components must be as close as possible to the LM2733 device. It is recommended that a 4-layer PCB be used so that internal ground planes are available.

Some additional guidelines to be observed:

- 1. Keep the path between L1, D1, and C2 extremely short. Parasitic trace inductance in series with D1 and C2 will increase noise and ringing.
- 2. The feedback components R1, R2 and CF must be kept close to the FB pin of U1 to prevent noise injection on the FB pin trace.
- 3. If internal ground planes are available (recommended) use vias to connect directly to ground at pin 2 of U1, as well as the negative sides of capacitors C1 and C2.

#### 10.2 Layout Example



VIAS TO GROUND PLANE

Figure 34. Recommended PCB Component Layout

Submit Documentation Feedback



## 11 Device and Documentation Support

#### 11.1 Trademarks

All trademarks are the property of their respective owners.

#### 11.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: LM2733





23-Oct-2014

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| LM2733XMF        | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI          | Call TI            | -40 to 125   | S52A                 |         |
| LM2733XMF/NOPB   | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | S52A                 | Samples |
| LM2733XMFX/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | S52A                 | Samples |
| LM2733YMF        | NRND   | SOT-23       | DBV                | 5    | 1000           | TBD                        | Call TI          | Call TI            | -40 to 125   | S52B                 |         |
| LM2733YMF/NOPB   | ACTIVE | SOT-23       | DBV                | 5    | 1000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | S52B                 | Samples |
| LM2733YMFX/NOPB  | ACTIVE | SOT-23       | DBV                | 5    | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | S52B                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



## **PACKAGE OPTION ADDENDUM**

23-Oct-2014

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 20-Dec-2016

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM2733XMF       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2733XMF/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2733XMFX/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2733YMF       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2733YMF/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LM2733YMFX/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 20-Dec-2016



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM2733XMF       | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2733XMF/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2733XMFX/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LM2733YMF       | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2733YMF/NOPB  | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LM2733YMFX/NOPB | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P





SMALL OUTLINE TRANSISTOR



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.